subject

Consider an 8K x 8K SRAM. An 8K x 8K SRAM has 64K(=65536) memory cells and 8 output lines. In the particular SRAM under discussion, 7 address bits go to the row decoder and 6 address bits go to the column decoder. Bit lines are precharged to VDD=1.2V before each read operation. A read operation is complete when the bit line has discharged by 0.1V. A memory cell can provide 1.0mA of pull-down current to discharge the bit line.(a) Word line resistance is 100 Ω per memory cell. What formula was used to calculate this resistance?(b) Word line capacitance is 6fF per memory cell. What formula was used to calculate this capacitance?(c) Bit line capacitance is 2fF per memory cell. What formula was used to calculate this capacitance?(d) Calculate the access time (row delay + column delay) for this SRAM.(e) Describe the operation and design of the word line decoder and the bit line decoder.

ansver
Answers: 3

Another question on Computers and Technology

question
Computers and Technology, 21.06.2019 18:00
What is stored in str after the following code executes? string str = "computer science"; int i = 0; while (i < 8) { if (str.indexof("m") < i) { str = str.substring(0, 2) + str; } i += 2; } computer science cocomputer science cococomputer science cocococomputer science computer scienceco
Answers: 3
question
Computers and Technology, 22.06.2019 18:00
Martha is a healer, a healthcare provider, and an experienced nurse. she wants to share her daily experiences, as well as her 12 years of work knowledge, with people who may be interested in health and healing. which mode of internet communication can martha use?
Answers: 3
question
Computers and Technology, 23.06.2019 11:00
What is the name of the sound effect that danny hears
Answers: 1
question
Computers and Technology, 23.06.2019 16:30
How to do this programming flowchart?
Answers: 3
You know the right answer?
Consider an 8K x 8K SRAM. An 8K x 8K SRAM has 64K(=65536) memory cells and 8 output lines. In the pa...
Questions
Questions on the website: 13722367